#### 12GeV Trigger meeting notes:

- 16 August 2013: C. Cuevas, A. Somov, N. Nganga, H. Dong, W. Gu, B. Moffit
- 26 July 2013: C. Cuevas, A. Somov, B. Raydo, S. Kaneta, J. Wilson, H. Dong, W. Gu, B. Moffit
- 19 July 2013: C. Cuevas, A. Somov, H. Dong N. Nganga, B. Raydo, S. Kaneta, J. Wilson, E. Jastrzembski
- 12 July 2013: C. Cuevas, A. Somov, H. Dong N. Nganga, B. Raydo, S. Kaneta, J. Wilson, E. Jastrzembski, B. Moffit

5-July-2013: No meeting

## 1. Trigger/Clock/Sync - TI/TD

## 16-August-2013

- →TS boards received, tested and delivered to the hall groups.
- →One of the production TS boards is in the Hall D CH and this trigger crate can be populated with SD and TD as needed. We will keep the two trigger crates in EEL109 for a while longer to continue with GTP → TS testing.
- -->TIM boards have been assembled and tested. These units are delivered to the Hall groups.

## 26-July-2013

- →Small issue with assembly kit in that one of the resistors was 10K rather than 100 Ohm.
- →8 RTM boards are in assembly at Sierra

#### 19-July-2013

- → Assembly kits have been sent to the CM for the production TS boards.
- →RTM boards and kits have been sent out also.
- →No significant issues with the testing in the Hall D CH so far.
- →TI Master boards have been configured, tested and distributed to the hall groups.

#### 12-July-2013

- →TS production boards are on schedule.
- →Rear transition boards have been received. These boards can be assembled here, and are the interface between the Densi-shield cables from the GTP.
- →No update on the final firmware changes that will be needed for the initial Hall D commissioning.

## 1. SUB-SYSTEM PROCESSOR (SSP)

#### 16-August-2013 (Ben's update below)

- → Hall D Firmware is complete:
- 1) Trigger processing modes:
  - a) summing fiber 0-7 (any combination) and reports to GTP
- b) pass-through fiber x to GTP (for single crates used on SSP that pass directly to GTP)
- 2) VME firmware update (5.5MByte image):
  - 80 seconds to program time, 15 seconds to verify
- 3) Monitoring functions
  - a) scalers on I/O
  - b) Hall D specific pulse integral histograms
  - c) serdes bit error monitoring, raw data/waveform capture, data crc

#### Driver:

I've got a Linux/VxWorks driver that configures the SSP that will be a helpful place for the Bryan to work with so it shouldn't take him long to get it up to par to work with along with CODA.

#### Documentation:

I'm working on this today and should be completed by end of day...

→SSP firmware (registers) are complete and will need to be given to Bryan for development of the CODA library.

#### 26-July-2013

- → Development work is progressing
- →Micromegas? No news is good news, and some work has started with using an embedded controller within the SSP.

## 19-July-2013

- -->Firmware development progresses and new features for scalers will be added. There will be CODA driver work to be completed also, but this work will need to be done anyway.
- → Configure the Hall D global trigger crate in EEL109 with 8 SSP and the production GTP.

#### **12-July-2013**

- →Supporting Alex and the Hall D global test stand testing. Alex has two of the pre-production CTP and a single SSP. Plenty of development work in progress.
- → Hall A will receive their SSP in the near future. Not a priority, but Ben will deliver a board soon.

#### 2. CUSTOMERS

#### 16-August-2013

- → Hall B PCAL group will begin detector tests with the new Mode 6 firmware. After that the FTOF group will use the boards.
- → Activity to repair the broken FADC250 production boards has started.
- →SBC has been approved to send to CEA Saclay!!

#### 26-July-2013

- → Detector groups will use FADC250 with the new "Mode 6" to verify the operation.
- →Discussion about pedestal method for "Mode 6" and the ability to change modes within a run.

#### **12-July-2013**

- →Still waiting for DOE approval to send the SBC to CEA Saclay.
- →PCAL for CLAS12 will be testing the new Mode 6 firmware for the FADC250 board. TDC and pedestal information is captured for every pulse and is included in the data stream as Vmin.
- 3. "B" Switch Signal Distribution Module (SD)

#### 16-August-2013

→Nick has a brief presentation on PLL testing. Results and test setup were presented and the difference in jitter was understandable. Further discussion let to another test plan to measure phase difference on start up for the front end crates. Use 31.25MHz as the test case because this phase difference may be important for the F1TDC crates.

#### 19-July-2013

→PLL testing firmware is still in progress. We will have to coordinate which crate to use for this PLL test.

#### 12-July-2013

→PLL testing in progress.

## 4. System Diagrams/Fiber Optics

#### 14-June-2013

→ Create a PR and the goal is to submit a purchase order before the end of FY13!!

#### 15-Mar-2013

→No action until cable trays are installed in the halls.

#### 8-Mar-2013

→No report.

## 8-Feb-2013

- →Patch panels and patch cables are being checked in now, and will be distributed to the hall groups
- →START procurement for trunk cables in D and B by May??

## 5. Global Trigger & Trigger Distribution Testing

## 16-August-2013

No report.

#### 26-July-2013

- → Focus has been the 5Gbps testing with a full crate of FADC250 boards.
- →All GTP documentation is wrapped up and plenty of testing remains (Ben).

#### 19-July-2013

- →A few I/O ports still need to be functionally tested.
- →Densi-shield cable test should be completed with the production TS.
- →16 payload board test for 5Gbps has been built. We can use one of the crates to perform this test and characterize the backplane and check BER. There are a significant number of parameters that Scott's firmware will measure and record.

#### 12-July-2013

- →DC power testing is complete for both boards!
- → Complete functional testing is progressing well.

# 20-JAN-2012 (Keep this date to reference full DAq crate procedure) 3-June-2011

→ Successful testing with the two crates each with a single FADC250-V2, CTP, TI, SD and one SSP!!

16-July-2010 (Keep this note because it needs to be implemented and tested at some point) See older note dates for the list of items.

## 6. <u>Crate Trigger Processor (CTP)</u>

#### 16-August-2013

- →We have a total of 6 production boards with one issue so far on one of the boards. (Clock to U1)
- →4 boards can be tested with FCAT and the 1<sup>st</sup> article production board has already passed the FCAT test.
- →Expect delivery of production boards every week until all 32 boards have been received. Vacation plans will stop acceptance testing. Acceptance testing is highest priority.

## 26-July-2013

- -->VME firmware download routine has been completed. This has been tested only in the local test stand crate. Will need to verify on another crate.
- → Production CTPv2 passed FCAT testing!

#### 19-July-2013

- →All indications from the PCB and assembly companies are positive so we expect the CTPV2 boards to meet the delivery schedule.
- →Automatic testing firmware and remote firmware download routines are complete. Hai is documenting the test routine procedure for the acceptance testing activities.

# 12-July-2013

→ Remote firmware download is 95% complete. All other acceptance test firmware is ready for the production boards.

ACTION ITEMS: Next meeting - Friday 30 August 2013 @10:30AM in F226