# 12GeV Trigger meeting notes:

<u>18-May-2012:</u> C. Cuevas, W. Gu. H. Dong. B. Moffit, S. Kaneta, B. Raydo, N. Nganga, A. Somov, E. Jastrzembski

<u>11-May-2012:</u> C. Cuevas, W. Gu. H. Dong. J. Wilson, B. Moffit, S. Kaneta, B. Raydo, N. Nganga, A. <u>Somov</u>

4-May-2012: C. Cuevas, W. Gu., B. Raydo, H. Dong. S. Kaneta, N. Nganga, E. Jastrzembski

27-April-2012: Cancelled

20-April-2012: C. Cuevas, W. Gu., A. Somov, B. Raydo, H. Dong. S. Kaneta

<u>13-April-2012:</u> C. Cuevas, W. Gu., A. Somov, N. Nganga, B. Raydo, B. Moffit, H. Dong, J. Wilson, E. Jastrzembski

# 0. Trigger/Clock/Sync – TI/TD

### 18-May-2012

 $\rightarrow$ We will begin to setup the global trigger crate testing with TS and GTP in the EEL109 lab by the last week in May. We will need to wait until we collect the FADC250 boards from Hall B beam setups.

 $\rightarrow$ Cody D. will need SD and TI for initial testing of the FADC125 VXS I/O. SD and TI boards \*should\* be available in a week or two.

 $\rightarrow$ No new news on the contract award, but William has been in contact with Kathleen and there are plans for a QA visit one of the qualified vendors.

 $\rightarrow$ We had a good discussion on trigger signal parameters and the need for a simple table that outlines these parameters (per front end DAq board) is evident. Any volunteers? Maybe these parameter values are spelled out in the manuals for the front end DAq boards?

### 11- May-2012

The TI-TD production contract has not been awarded yet, and this procurement has been in the queue for 5 months! There have been a number of funding issues, but the Technical Evaluation Team summary is COMPLETE!

TS functional testing is completed and ready to install in a full global crate test setting.

→There has been a few emails and discussions regarding the MIN-MAX parameters for the Trigger signal output width, signal separation, signal duration, number of signals for a given time duration, etc. I think that we should create a simple table that includes a Trigger I/O parameter definition and lists the MIN-MAX values for each particular front end board. For instance: FADC250:

MIN Trigger1 signal pulse width (MAX?; Default?)

MIN Trigger1 signal separation (MAX?)

MAX number of Trigger1 signals within Ntime

The table should include all signal parameters for I

### 4 May 2012

The final award for the TI-TD boards is almost 'official' and the TET summary report has been submitted to procurement.

William has started to draft a TI-TD acceptance test procedure and the procedure should be used by another person to provide feedback.

William continues to test the TS first article board and so far the testing is progressing.

At some point in the next few weeks, we should install TS, SD, GTP, SSP and as many FADC250 boards to begin Global Trigger Crate integration testing. 6GeV beam will stop on 18-May, so in principle we should have at least enough FADC250 boards for a full crate test. The FADC250 boards in this case would serve as data generators to the GTP.

# 20April2012

Purchase requisition was edited to reflect the 9 Hall A units that will need to be deferred to FY13. The modified requisition was sent for approvals and the best and final request has been send to the qualified vendor list. We expect best and final proposals soon, so an award can be processed.

Begin preparations for a Global Trigger crate test soon. We have the TS, TID, GTP, SD and SSP, so testing can begin as soon as work priorities subside for HPS trigger work. The configuration and software libraries will need to be in place also, so as a starting point the existing register maps for the new TS and GTP should be documented and distributed. Will need to request time for Bryan to work these newest boards into the CODA libraries.

# 13April2012

TID technical evaluation team is finished and the final award is delayed for a short time because the companies will have to provide best and final cost proposals based on lower quantities. (Hall A cannot fund 9 units this FY)

Functional test with the rear transition board is positive and still needs to be tested with the GTP.

# 1. <u>SUB-SYSTEM PROCESSOR (SSP)</u>

# 18-May-2012

 $\rightarrow$ Start 1 June on ECO and procurement for at least the Hall D quantities.

 $\rightarrow$ After a brief discussion, Ben will consider the cost/performance gain by using the best versions of the Xilinx V5 parts. (Speed grade, etc)

 $\rightarrow$ Very good results from the latest HPS test run in Hall B. The SSP performed well with two crates and processed cluster triggering from the two CTP.

### 11 May 2012

Will resume production project updates in late June 2012. No issue at all for the HPS test run.

### <u>4 May 2012</u>

SSP is successfully installed and used in the HPS global trigger function. The SSP is presently collecting trigger data from two crates to form final quadrant cluster triggers.

### 20 April 2012

See last week's notes.

### 13April2012

SSP firmware and GUI for the HPS displays has been developed. Final testing with the new firmware changes to CTP and FADC250 for the HPS test run is in progress. (EEL109)

uMegas detector group has requested firmware and schematics for the SSP. They are planning to use the SSP in a slightly different mode to read out their detector channels. Formal note needed to send the firmware to the uMegas group.

# 2. CUSTOMERS

# <u>18-May-2012</u>

 $\rightarrow$ <u>**PEPPo</u></u> tour anybody? So far all 'customers' are rather happy and the work efforts are impressive. The PEPPo experiment will run until the end of June.</u>** 

 $\rightarrow$ Was the FADC250 TDC function resolved? The topic was discussed at the GlueX collaboration meeting, and from my understanding, it seems they were operating in a mode where the TDC function was not reporting the TDC value correctly.

### 11-May 2012

-->13<sup>th</sup> FADC250 was borrowed from DAq lab and now installed in the 2<sup>nd</sup> crate of the HPS calorimeter detector in Hall B. The DAq is a symmetrical setup now, and Scott has been working on latest change request for the CTP firmware. These new firmware changes if completed, will hopefully be loaded to the CTP before the beam test period on Friday 18-May.

 $\rightarrow$  FCAL test in hall B would like to implement the TDC function. Appears to be a problem with the existing firmware, and Alex would like this to be investigated. There is only 7 days remaining of beam test, so there is some hope of using the TDC feature.

# <u>4-May-2012</u>

 $\rightarrow$ HPS installation went well, and initial results look promising. Calibration of the detector components etc are in progress. Experiment plans not clear, but only a few weeks of beam remain for the test.

 $\rightarrow$  PEPPo group is ready for experiment and custom firmware is complete for their boards.

# 20 April 2012

 $\rightarrow$  Plenty of happy customers and anxious customers are the HPS calorimeter folks. There have been a number of issues related to the HPS calorimeter amplifier bias, which have no relation to the work that is still in progress for the readout and trigger hardware/firmware.

→PEPPo folks now have the latest firmware and should be ready to run their experiment! BIG THANKS to Hai, Ed and Bryan for making this happen. Positrons or bust!

# 13April2012

PEPPo folks are happy for now, but seem to have a few pesky noise issues that they would like to apply a firmware solution.

Hall D tests are going well. BCAL test is set up in the hall!

HPS setup is going well in the EEL109 and will be moved to the hall next week. Hall is open on Thursday 12-April for installation and initial testing.

# 3. <u>"B" Switch - Signal Distribution Module (SD)</u>

### <u>18-May-2012</u>

 $\rightarrow$ New and improved acceptance test procedure is ready for an initial run! The idea is to use up to 16 FADC250 to fully test the SD I/O and other critical functions.

 $\rightarrow$ Production contract is moving along without any significant issues. On track to receive 10 1<sup>st</sup> article boards by June 20<sup>th</sup>, 2012.

### <u>11-May-2012</u>

 $\rightarrow$ The final production manufacturing files have been shipped to CEM.

 $\rightarrow$ Nick has re-written the SD acceptance test procedure and in a few weeks we will have at least a crate's worth of the pre-production FADC250 boards back in the EEL109 to proceed with a test of the test procedure.

# <u>4 May 2012</u>

 $\rightarrow$  Production fabrication and assembler award is official: Subcontract JSA-12-C1484 The company that won the award is CEM.

The production front panels have been received.

Final manufacturing files have been delivered to procurement for distribution to CEM.

 $\rightarrow$ Acceptance test procedure is a work in progress and will need to be revealed soon. We will need to have at least 16 FADC250 boards to proceed with the production SD acceptance test.

# 20 April 2012

 $\rightarrow$ See notes from last week, and new PR has been submitted and approved. The Hall A quantities for the SD will be deferred until FY13, and best and final pricing proposals from companies have been received. The production award is imminent!!

 $\rightarrow$ Update report on the acceptance test procedure for the production units should be reviewed. There have been significant changes in the method to test the new SD boards since the original procedure was created.

# 13April2012

Final Technical Evaluation Team has completed the scores on the bids and the prices were under the estimate. There is a late twist in the ordering plot because Hall A apparently does not have the funding allocation for 9 boards.

New procedure for acceptance testing the SD production boards has been drafted. The idea is to use 16 fully tested FADC250 boards to verify the individual SD production boards.

Front panel has been ordered for the SD. Looks like we will have 9 extra front panels IF nobody picks up the extra nine boards.

# 4. System Diagrams/Fiber Optics

### <u>11-May-2012</u>

 $\rightarrow$ Brad S. has provided fiber lengths for the required MTP cables that will be used both the HMS and SHMS spectrometers. The number of MTP connections are low, so I suggest using trunk cables that only have 2 twelve fiber ribbons.

 $\rightarrow$ After the 6GeV beam is turned off, and the test (patch) cables are surveyed from the Hall, we can run a quick test to see if the MTP cables were damaged.

### 16 March 2012

Brad S. (Hall C) suggested a simple MTP Fiber test in hall c using a few of the short jumper cables. The suggestion is to simply place a fiber patch cable in Hall C for the remainder of the 6GeV experiment and then test the fiber cable to see if there is any transmission problem. Setting up an 'active' test would take some effort with hardware/software using an evaluation board and the 150m fiber. This way a measurement of fiber degradation over a finite time interval with a known dose rate could be achieved. Ben, Chris, Brad.

# 5. Two Crate DAq test configuration

# <u>18-May-2012</u>

 $\rightarrow$ Bryan presented his work on the procedure outline for the full crate test station. The tested FADC250 boards will begin arriving from UMass in about a month, so we will have to dedicate an existing CTP, SD, and ROC to fully verify 16 FADC in a crate. This test will verify that all FADC250 in a crate function properly in unison with the trigger boards, and the populated crates can be relocated to the respective Hall (or storage).

# <u>11-May-2012</u>

 $\rightarrow$ Plans to begin testing the 'global crate' will become reality as soon as we can assemble one VXS crate in the EEL109 with TS, TD, SD and GTP. The SSP in principle, could be used but it may make more sense to use a few FADC250 boards to generate "L1 Trigger Data" to the GTP. There are many test parameters that need to be measured, recorded and verified.

# 4-May-2012

 $\rightarrow$ We do not have to rely on two VXS crates for future testing, and the next goal is to complete a procedure for a semi-automated test using 16 FADC250 with the full suite of TI, SD, and CTP boards. I believe the CODA libraries and board firmware are at stable versions, so software and a few GUIs are next.

# 20 April 2012

Because all of the pre-production FADC250 boards are in use, the EEL109 two crate test stand will be re-configured for a Global Trigger Crate test. We do not need two VXS crates for this test and one of the crates will be sent to UMass for the FADC250 acceptance testing work.

# 13April2012

No huge issue, but one item in discussion is that the 2<sup>nd</sup> CTP appears to have an issue with the CTP output fiber transceiver. Apparently the timing constraint is marginal, and when Scott returns there will be fine tuning to complete. SSP and GUI work progress is going well.

There may be some firmware change to compensate for the offset contribution to the trigger 'data' sum that is sent to the CTP. At the Wed Hall B meeting, we decided to move forward with the existing firmware and establish a procedure to measure the offset (synonymous with pedestal)

# 20-JAN-2012 (Keep this date reference full DAq crate procedure)

# <u>3 June 2011</u>

 $\rightarrow$  Successful testing with the two crates each with a single FADC250-V2, CTP, TI, SD and one SSP!!

<u>16 July 2010 (Keep this note because it needs to be implemented and tested at some point) See older note dates for the list of items.</u>

6. <u>Crate Trigger Processor (CTP)</u>

# 18-May-2012

 $\rightarrow$ Need to get the schedule updated.

→Schematic translation work still in progress

 $\rightarrow$ Plan to start procurement PR in the system so that we can do our best to order these by end of fy12.

 $\rightarrow$ Nick has volunteered to be the Altium database library manager.

 $\rightarrow$ ECOs are well documented and added features are finite.

### <u>11-May-2012</u>

 $\rightarrow$ Need to review the schedule. Schematic will be ready in three weeks. BOM, etc can be used for cost estimates and 'bids'.

 $\rightarrow$ Procurement (FY12) will include the Hall D quantity only.

 $\rightarrow$ Review the implementation of the "PP17" and include the Gigabit connections from the ROC slot.(PP17) to the CTP FPGA. The single board procurement has started, so the source selection will determine what 'protocol' is specified for the VXS connection.

# <u>4 May 2012</u>

 $\rightarrow$ Hai reports that the schematic is progressing and decision to use FXT series has been priced and selected for the Hall D quantities. Goal for production orders remains and these boards need to be ordered before end of FY12!

 $\rightarrow$ UDP Ethernet 'soft core' has been tested and will be tested on the GTP.

### 20 April 2012

→Hai distributed the cost analysis for 'upgrading' the production CTP to use the 'FXT' series of FPGA. This will support the 'FX70T' @5Gb/s from the FADC250 boards, and increase the resources available on the CTP for future algorithms that may be developed for 12GeV experiments. The 'FXT' series are a drop in replacement for the existing CTP parts, so the impact to the circuit board re-design should not be a significant issue. Schematic and EECAD work will progress, and Jeff will switch priorities as soon as the F1TDC design efforts subside.

#### 13 April 2012

Annotation problems have been resolved. Schematics and PCB are verified to match and the schematic changes (ECO) will be started next week. PP17 will be wired to the FPGA so that if we wanted to use the Gigabit protocol from the ROC it could be attempted. MUST keep this a high priority to meet the production schedule for Hall D.

After the HPS test run, we will need to evaluate the CLAS12 design requirements for the CTP. Their needs will probably require a higher performance chip or chips. Hai will evaluate the cost to increase the VirtexV chips on the Hall D production boards to the fastest grade and highest performance. (Logic gates)

### 7. GTP and Global Crate Developments

#### 18-May-2012

 $\rightarrow$ Ethernet hardware is running on the GTP. MAC supports the PHY that Scott implemented on the Altera part.

→Fiber Transceiver still needs to be tested. Scott will use FADC250 boards as pseudo-SSP data generators. It would be a good opportunity to include 5Gb/s testing as well.

#### 11-May-2012

→Ethernet code transferred to Scott from Hai. Simulation is progressing.

 $\rightarrow$ Setup in EEL for global crate testing.

#### <u>4 May 2012</u>

 $\rightarrow$  The GTP to TS high speed output link will need to be tested in a VXS crate including the TS rear transition card. Ethernet implementation has been started and Scott has a copy of the Ethernet source code for further development and testing. The fiber optic transceiver section still needs to be functionally tested before considering this option for the production boards.

# 20 April 2012

→Plenty of good progress on the CTP firmware for the HPS cluster finding and the boards have been deployed to Hall B! This work will take highest priority, considering there are only a few weeks of 6GeV beam remaining.

# ACTION ITEMS: Next meeting -Friday 1 June @ 10AM in F226