## Trigger meeting notes:

20 March 09: C. Cuevas, A. Gupta, B. Raydo, F. Barbosa; M. Taylor; A. Somov, E. Jastrzembski; J. Wilson

6 & 13 March 09: C. Cuevas, A. Gupta, H. Dong, B. Raydo, M. Taylor; A. Somov, E. Jastrzembski

27 Feb 09: C. Cuevas, A. Gupta, B. Raydo, J. Wilson, M. Taylor; A. Somov

20 Feb 09: C. Cuevas, A. Gupta, H. Dong, B. Raydo, J. Wilson, M. Taylor; A. Somov

| Updated | prototype | board | status | table:20 | ) March     | 2009 |
|---------|-----------|-------|--------|----------|-------------|------|
| opauloa |           | Noula | Julia  |          | / 10101 011 | 2000 |

| Quantity | Description                                       | Location                                 | STATUS                                                               |
|----------|---------------------------------------------------|------------------------------------------|----------------------------------------------------------------------|
| 5        | 10bit FADC250                                     | EEL109/DAQ Lab                           | NEED to gather all boards and verify                                 |
|          |                                                   |                                          | firmware version and prepare for full                                |
|          |                                                   |                                          | crate testing                                                        |
| 1        | 10bit FADC250                                     | ORNL – D. Curry                          | SN#003 Evaluation                                                    |
| 1        | 10bit FADC250                                     | Hall A Experiment                        | Experiment testing successful!<br>Will be returned to the EEL109 lab |
| 1        | 10bit FADC250                                     | EEL109                                   | Needs repair;<br>Clock Issues                                        |
| 1        | 12bit FADC250                                     | EEL109                                   | Received 12Mar09<br>Start SNR tests                                  |
| 4        | Trigger<br>Interface<br>Trigger<br>Distribution   | EEL109/DAQ Lab                           | Trigger testing                                                      |
| 5        | VME FP-SD<br>Front Panel – Signal<br>Distribution | EEL109/DAQ Lab                           | Complete<br>Use in test crates                                       |
| 1        | Crate Trigger<br>Processor                        | EEL 109                                  | Successful testing with multiple<br>FADC250!!                        |
| 1        | Crate Trigger<br>Processor                        | EEL 109                                  | Initial tests started                                                |
| 2        | Signal<br>Distribution                            | Receive from<br>board house on<br>21 Jan | Boards back to assembler for repair<br>Should receive by 27Feb09     |

#### 0. <u>Trigger/Clock/Sync – TI/TD</u>

#### 20 March 2009

Sebouh continues with his work plan for the Virtex5 monitor implementation. The SD boards are presently being tested, so testing the I<sup>2</sup>C interface and GUI will have to wait until Abhishek and Mark have initially tested the functions of the SD boards. Sebouh can test his latest firmware with the CTP units at his earliest convenience and coordinate this work with Hai.

#### 13 March 2009

Sebouh sent his draft report on Friday. He will return from spring break next week.

All three FPGA on the CTP are communicating with his GUI and interface code. He can continue with the Virtex 5 monitor if the SD is not ready to test.

#### 27Feb 2009

Sebouh will complete his firmware and GUI documentation and has worked with Hai to implement the Virtex V monitor functions. The monitor functions will provide continuous data for the core temperatures, voltage and current of the Virtex V FPGA on the CTP. At some point

soon, it may be a good idea to work with Sebouh to alter the GUI so that we can use a LabView interface. His firmware and GUI will be used to control the SD also, and will be tested on the SD as soon as we receive the SD boards.

### 20 Feb 2009

Sebouh has successfully tested his firmware and GUI with the Wiener USB-VME controller, Trigger Interface and CTP! He will provide a document for the test results and this completes

## 1. FIRMWARE TESTING

#### 20 March 2009

Ed reports that he has successfully tested a single FADC250 board with his latest firmware for the Source-Synchronous-Transfer (SST) mode. VME bus transfer rate testing and modifications to the "Coda" driver will be updated and then this new firmware will need to be stored on each FADC250.

The SST readout has been tested with a single FADC250 board, so the token passing scheme will have to be verified soon. Provisions for wiring the token passing is possible with the VME P2 connectors, and the SD token passing function will have to be verified as soon as we have several FADC250 modules ready with new firmware.

#### 13 March 2009

Ed reports that the SST VME interface firmware simulation is complete. Initial testing with a single board is underway. Progress continues and debug has started. At some point soon after the SST interface is verified, all the proto boards need firmware verification and update if necessary.

## 27 Feb 2009

 $\rightarrow$ Ben reports that the 64bit bus transfer is now working properly and that the firmware has been updated on the Trigger Interface boards. The firmware for the FADC250 boards needs to be verified and updated so the latest VME interface code is loaded.

 $\rightarrow$ I know Ed has been working on the VME-SST firmware and hopefully will be ready for a test soon. Stay tuned for an update next meeting.

#### 20 Feb 2009

D64 transfer mode has been de-bugged and the firmware has been updated in the flash modules. New firmware to support VME\_SST transfer mode is close to completion and will be initially tested in the Daq lab before implementing the change to all boards in the test stand.

#### 2. <u>SUB-SYSTEM PROCESSOR (SSP)</u>

#### 20 March 2009

Progress continues and the VME sections and front end fiber optic sections have been added to the hierarchy drawings. I need to add the three FPGAs to the design this week and then start the process of initial pin assignments for the FPGAs. Plenty of other work to finish for the schematic, then it will be board layout time.

#### 13 March 2009

SSP schematic presented by Chris and the work is progressing. The Altium tool is quite extensive and my goal is to use this design to fully understand the FPGA tools that are included with the 'Unified' license. Hierarchy levels of schematics I believe will help also with the documentation for later use. I will use the VXS payload board that was used for the TI as the template for the circuit layout as soon as I get to that point.

## 27 Feb 2009

Jeff reports that the XC5VLX110T part is the same pinout as the VC5VFX70T that we are planning to use for the front end SSP FPGA. If this is the case, then I can use the LX110T part that is included with Altium and continue with the schematic and start to become familiar with Altium's FPGA tools. So far Altium is rather useful and has nice features that will need to be fully tested, especially with FPGA that have high pin counts.

## 20 Feb 2009

Schematics are progressing at a glacier pace, but progress nonetheless. The components for the Virtex5 series parts that are planned for use are not part of the existing Altium libraries, so these parts will have to be created. Third party sources have the XCV5FX70T part, so that might be a good way to get started. An updated block diagram will be useful for discussion and the schematic work will continue.

### 3. <u>CUSTOMERS</u>

### 20 March 2009

Effectively the same notes from last week. The FADC250 board has been returned by the Hall A folks, and we can integrate this board back into the test stand.

The trigger test stand area is a busy place, so we will have to coordinate testing of the 12bit board with the continued testing of the SD boards. The SD board should take highest priority and will need only a single crate to continue the initial functional testing.

## 13 March 2009

- ➔ The 12 bit FADC250 board has been received and is in the EEL109 test stand. Plan to setup the test for SNR next week. May be able to test with all boards running the new SST transfer firmware.
- ➔ The Hall A group will return a 10bit FADC250 board soon. Initial reports from Hall A Staff are positive data analysis will hopefully be presented soon.
- ➔ Doug Curry @ORNL has demonstrated the FADC250 to his group and is presently writing a proposal to use the board for Accelerator Improvement Projects (AIP). The board is due back by the end of next month.

#### 27 Feb 2009

 $\rightarrow$  I requested the return of the 12bit FADC250 from Matt Sheppard @IU. The SNR tests can be performed with the 12bit board, and quite possibly with more boards transferring data on the bus at least in D64 mode. If the VME-SST readout is ready to test, it would be interesting to see if that bus mode has any effect on the SNR value.

#### 20 Feb 2009

1 Flash board has been installed in Hall A on the present experiment. 12 PMTs are used as the input signals and these channels are also monitored with the old fashioned method (gated 1881) for comparison. Hall Staff will have to use D. Abbott's code to decode the data, and the board is operated in raw data mode. (All samples within a window). May have preliminary results soon for presentation.

 $\rightarrow$ Need to request the 12 bit board from the FCAL group so that we can perform a SNR test. It would be a good comparison to the 10 bit SNR test. We would need the 12bit board for only a few weeks.

 $\rightarrow$ D. Curry at ORNL has a 10 bit board as an evaluation unit until May 1. He has successfully operated the board and will present the Jlab board as an inexpensive solution for a beam diagnostic upgrade application. My hopes are that their group can provide extra money for the next revision (pre-production quantities). Details will be presented soon.

# 4 <u>"B" Switch - Signal Distribution Module (SD)</u>

## 20 March 2009

 $\rightarrow$ Testing results were presented by Abhishek and the scope photos presented show the clock, trigger, and sync signals driven from the SD board to a payload slot. The payload slot is only instrumented with passive components and the proper biasing network to receive and test the SD signals. There were a few questions regarding the O'scope photos, and Abhishek and Mark will continue to verify clock jitter, and other essential tests on the SD prototypes.

 $\rightarrow$ The repairs to the LGA66 regulator parts were successful, and the DC voltages are stable. Ripple measurements need to be measured for all voltages on the board, and these measurements should be compared to the manufacturer's specifications.

 $\rightarrow$ Abhishek reports that the Altera FPGA is functional and he is able to load firmware to complete the initial testing of the module. Further firmware development is not presently the highest priority, but will be needed to fully verify the functions of token passing, BUSY, and implementation of the I^2C control features.

→The Wiener (Hartmann) VXS 21 slot backplane has been organized differently than what was specified. For some reason the PayloadPort to physical slot map that was specified was not followed. Abhishek and Mark discovered the different mapping, and have identified the PayloadPorts for the Wiener backplane. Tests can continue, but the Wiener mapping adds a bit of confusion. More details next week.

## 13 March 2009

Five LGA-66 regulator parts were replace on each of the SD prototype boards and a trace was added to connect the Track pin to VIN. These boards were received in record time and the DC voltages are stable. No report given at the meeting, and these DC voltages need to be recorded and include ripple measurements.

A few other problems were mentioned having to do with the circuit section that receives the clocks from the TI. These problems have been resolved and will be discussed at the next meeting.

## 27 Feb 2009

Two SD boards were received from the assembler and they corrected the placement of the 12 QFN parts. DC testing resumed and another problem was identified.

At first it appeared to be another assembly problem, this time with the LGA66 packages for the LTM4604 regulator parts. The DC voltages were not regulating correctly unless pressure was applied to the regulator parts, but in fact the Track pin needs to be connected to the VIN pin. For some reason this was omitted on the design, so we will have to rework the board to add a connection for each regulator and replace the parts. The LGA66 package is fairly new in the industry, and we have located a company in Texas that has had success with this type of part for rework and repair. This company was used when we replaced the engineering samples (ES) series of VirtexIV FX20 FPGA to the commercial parts. They are company that specializes in rework and repair of fine pitch components.

#### <u>20 Feb 2009</u>

The SD boards were received from the assembler and visually inspected. The assembly company completed the job on time and the boards were cleaned very nicely and all looked good, except that 12 QFN packages were mounted on the board incorrectly.

What happened? The pin 1 reference designator was not on the silkscreen, and the pick and place data was not used, nor did the company contact us with any questions. The boards were sent back on Friday 20Feb, and we should receive them by 27Feb. The cost is minimal, but we lose another week.

The test procedure is in place for checking all of the DC voltages and then the initial FPGA code can be loaded and tested. Soon after, Abhishek can verify the clock signals to each of the

payload slots. There are many tests to perform before loading the FPGA with the final code, but the test plan is in place.

### 5. System Diagrams & Test Stand Activities

### 20 March 2009

 $\rightarrow$  Jeff has started to look at the board routing challenges for the FADC250 design revision idea that uses a single FPGA to interface all 16 ADC signals. A second FPGA will be used to manage the VME interface.

 $\rightarrow$ At some point soon, we will need to look at cost issues for the FADC250 Rev1 design.

### 13 March 2009

 $\rightarrow$ Test stand activities are abundant lately which is a good sign!! The CTP and SD testing activities dominate the action and soon we will configure the two crates with the hardware necessary for creating data needed for the conference paper.

 $\rightarrow$ This section will be updated soon to include the work activities required toward the 2<sup>nd</sup> (and final) version of the FADC250. Jeff and Hai have started work on a few conceptual ideas and will need to study the impact of routing, thermal, and cost issues before deciding on the final solution.

→Two abstracts submitted to the IEEE-NPSS Real Time Conference 2009 have been accepted. The topics are (obviously) related, and the poster session will compliment the talk with details of the hardware interfaces and other challenges. April will be a busy month of testing the two crate system with CTPs, SDs, FADC250s, and of course the TIs all running in unison. GREAT Work!

### 27 Feb 2009

The block diagram that shows the details of the trigger test stand hardware and which components will be presented in the Real Time Conference paper was discussed. Critical items for these tests are obviously the SD and two CTP units. The TI and Flash boards are ready to go, and there is quite a bit of work to gather useful results to post in the conference article.

#### 20 FEB 2009

Alex discussed the testing of these boards in the system, and asked about the capability to download 'data' to the front end FPGAs on the flash boards and then run the trigger system to verify that the trigger 'data' truly creates the trigger that was requested. For instance, one could program a certain trigger function for the BCAL, "data' would be loaded into the front end FPGA modules, and then the system should only respond if the trigger data propagated through the system without error. Sub-systems could be verified in this manner before an experiment started. The capability for download exists, and the details of this type of system level test will need to be discussed/documented further.

 $\rightarrow$ Abstract has been submitted to the Real Time Conference. The emphasis of the paper is the two crate trigger test stand results with at least two flash boards per crate. The SD boards will be working soon, and the 2<sup>nd</sup> CTP will be ordered soon, and there is a great deal of work, but we should be able to present results for the paper/poster by May.

## 6. <u>Crate Trigger Processor (CTP)</u>

## 20 March 2009

Hai has successfully tested the 2<sup>nd</sup> CTP and a small problem developed with a part after the initial success. The part has been removed and bypassed for now. The firmware has been developed for the 2<sup>nd</sup> CTP to operate as an SSP. This firmware has been simulated and implementation and testing are a work in progress. In SSP 'mode', the 2<sup>nd</sup> CTP receives trigger data from the first crate CTP, and also trigger data from FADC250 modules that reside in the 2<sup>nd</sup> crate. The multi-fiber link is used to transmit the data between CTP and the method to bond the

multi-gigabit (Aurora) lanes is presently being tested and refined. Soon, possibly next week, we can configure the two Wiener VXS crates with all of the FADC250 boards that are needed for the trigger system testing.

## 13 March 2009

Three FADC250 boards have been successfully operated with the 1<sup>st</sup> CTP module. Each FADC connects to one MGT on each of the three FPGA on the CTP. These tests have been performed in a twelve slot VXS crate so serial data from PPT 11-18 have not been verified. The 2<sup>nd</sup> CTP is presently being tested and no problems to report. We will need to move these tests to the twenty slot backplanes soon to verify the serial connections from PPT 11-18.

Data alignment testing and debug has been successful and additional firmware has been developed to drive trigger data from one CTP to the other using the fiber port path.

Block diagram for the paper will be presented at the 27March meeting. (Chris)

#### 27 FEB 2009

 $\rightarrow$ Hai was unable to be at the meeting but told me that he has tested the Gigabit transceivers from multiple payload ports into each of the three FPGA on the CTP. A quick list below shows the connections from the payload ports to the FPGA (X == 1 gigabit lane)

U1-XC5VLX50T – 5 FADC250 (2X each so 10X used; 2X spare) Payload Ports: 8.10,12,14,16 U3-XC5VLX50T – 5 FADC250 (2X each so 10X used; 2X spare) Payload Ports: 7,9,11,13,15 U24-XC5VLX110T – 6 FADC250(2X each so 10X used; 4X used for Fiber Optic output port) Payload Ports: 1,2,3,4,5,6

Data alignment testing is going well and soon Hai will need the SD module to distribute the clock and sync signal from the TI and increase the number of FADC250 boards to test all of the input lanes to the CTP.

 $\rightarrow$ All of the parts for the 2<sup>nd</sup> CTP have been received and the assembly kit is ready to ship. The assembly PO is ready, and Jeff will ship the parts and board to the assembler next week. Delivery is one week, so we should see the 2<sup>nd</sup> board during the week of March 16.

#### 20 FEB 2009

→The  $2^{nd}$  CTP assembly PR has been signed and only one part needs to be received before the kit can be sent to the vendor. The front panel and heat sink material has been received for the  $2^{nd}$  unit, so it will not be long until we have two CTP modules.

 $\rightarrow$  Hai presented heat sink results and the heat sink design will keep the temperature of the three large FPGA at the same temperature. The Virtex5 parts have a nice voltage and temperature monitoring feature, and Hai has used this to measure the die temperature with and without heat sink. Hai mentioned that Sebouh could add the monitoring feature to his I^2C function so that the monitoring features could be read out through the serial link.

 $\rightarrow$ Data alignment testing and verification continues and Hai has been successful with at least two flash boards sending trigger data to the three FPGA devices. (The 16 payload boards are received into 3 FPGAs)

→Some discussions have started regarding the addition of an Ethernet network connection that would facilitate the firmware download to the CTP. Presently all communication to the CTP is through I^2C from the TI, then through VME. If a SBC is selected that has a VXS connection to the switch slots, it may be easy enough to wire these lanes, and then test a connection using the Ethernet protocol. Implementation of the all the Ethernet layers may not be necessary and it depends on how the SBC manages this connection. More details will emerge.

## <u>ACTION ITEMS</u>: Next meeting will be Friday 27 March 2009 → CCF228 @10am